## ADC121C021/ADC121C027 <br> I2C-Compatible, 12-Bit Analog-to-Digital Converter (ADC) with Alert Function

## General Description

The ADC121C021 is a low-power, monolithic, 12-bit, analog-to-digital converter(ADC) that operates from a +2.7 to 5.5 V supply. The converter is based on a successive approximation register architecture with an internal track-and-hold circuit that can handle input frequencies up to 11 MHz . The ADC121C021 operates from a single supply which also serves as the reference. The device features an ${ }^{2} \mathrm{C}$-compatible serial interface that operates in all three speed modes, including high speed mode ( 3.4 MHz ).
The ADC's Alert feature provides an interrupt that is activated when the analog input violates a programmable upper or lower limit value. The device features an automatic conversion mode, which frees up the controller and $\mathrm{I}^{2} \mathrm{C}$ interface. In this mode, the ADC continuously monitors the analog input for an "out-of-range" condition and provides an interrupt if the measured voltage goes out-of-range.
The ADC121C021 comes in a small TSOT-6 package with an alert output. The ADC121C027 comes in a small TSOT-6 package with an address selection input. The ADC121C027 provides three pin-selectable addresses. Pin-compatible alternatives are available with additional address options.
Normal power consumption using a +3 V or +5 V supply is 0.26 mW or 0.78 mW , respectively. The automatic powerdown feature reduces the power consumption to less than $1 \mu \mathrm{~W}$ while not converting. Operation over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ is guaranteed. Their low power consumption and small packages make this family of ADCs an excellent choice for use in battery operated equipment.

The ADC121C021 and ADC121C027 are part of a family of pin-compatible ADCs that also provide 8 and 10 bit resolution. For 8-bit ADCs see the ADC081C021 and ADC081C027. For 10-bit ADCs see the ADC101C021 and ADC101C027.

## Features

- ${ }^{2} \mathrm{C}$-Compatible 2 -wire Interface which supports standard ( 100 kHz ), fast $(400 \mathrm{kHz})$, and high speed $(3.4 \mathrm{MHz})$ modes
- Extended power supply range (+2.7V to +5.5 V )
- Up to four pin-selectable chip addresses
- Out-of-range Alert Function
- Automatic Power-down mode while not converting
- Very small 6-pin TSOT packages
- $\pm 8 \mathrm{kV}$ HBM ESD protection (SDA, SCL)


## Key Specifications

- Resolution
- Conversion Time
- INL \& DNL
- Throughput Rate
- Power Consumption (at 22kSPS)
- 3V Supply
- 5V Supply

12 bits; no missing codes
$1 \mu \mathrm{~s}$ (typ)
$\pm 1$ LSB (max) (up to 22kSPS)
188.9kSPS (max)

0.26 mW (typ)

## Applications

- System Monitoring
- Peak Detection
- Portable Instruments
- Medical Instruments
- Test Equipment


## Pin-Compatible Alternatives

All devices are fully pin and function compatible.

| Resolution | ALERT Output | ADDR Input |
| :---: | :---: | :---: |
| 12-bit | ADC121C021 | ADC121C027 |
| 10-bit | ADC101C021 | ADC101C027 |
| 8-bit | ADC081C021 | ADC081C027 |

## Connection Diagrams



30020901


## Ordering Information

| Order Code | Option | Package | Top Mark |
| :--- | :---: | :---: | :---: |
| ADC121C021CIMK | Alert pin | TSOT-6 | X30C |
| ADC121C021CIMKX | Alert pin | TSOT-6 Tape-and-Reel | X30C |
| ADC121C027CIMK | Address pin | TSOT-6 | X31C |
| ADC121C027CIMKX | Address pin | TSOT-6 Tape-and-Reel | X31C |
| ADC121C021EB | Shipped with the ADC121C021. <br> Also compatible with the <br> ADC121C027 option. <br> Please order samples. | Evaluation Board |  |

## Block Diagram



## Pin Descriptions

| Symbol | Type | Equivalent Circuit | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{A}}$ | Supply |  | Power and unbufferred reference voltage. $\mathrm{V}_{\mathrm{A}}$ must be free of noise and decoupled to GND. |
| GND | Ground |  | Ground for all on-chip circuitry. |
| $\mathrm{V}_{\text {IN }}$ | Analog Input | See Figure 4 | Analog input. This signal can range from GND to $\mathrm{V}_{\mathrm{A}}$. |
| ALERT | Digital Output |  | Alert output. Can be configured as active high or active low. This is an open drain data line that must be pulled to the supply $\left(\mathrm{V}_{\mathrm{A}}\right)$ with an external pull-up resistor. |
| SCL | Digital Input |  | Serial Clock Input. SCL is used together with SDA to control the transfer of data in and out of the device. This is an open drain data line that must be pulled to the supply $\left(\mathrm{V}_{\mathrm{A}}\right)$ with an external pull-up resistor. This pin's extended ESD tolerance ( 8 kV HBM) allows extension of the $\mathrm{I}^{2} \mathrm{C}$ bus across multiple boards without extra ESD protection. |
| SDA | Digital Input/Output |  | Serial Data bi-directional connection. Data is clocked into or out of the internal 16 -bit register with SCL. This is an open drain data line that must be pulled to the supply $\left(\mathrm{V}_{\mathrm{A}}\right)$ with an external pull-up resistor. This pin's extended ESD tolerance( 8 kV HBM) allows extension of the $\mathrm{I}^{2} \mathrm{C}$ bus across multiple boards without extra ESD protection. |
| ADDR | Digital Input, three levels |  | Tri-level Address Selection Input. Sets Bits AO \& A1 of the 7-bit slave address. (see Table 1) |

## Package Pinouts

|  | $\mathbf{V}_{\mathbf{A}}$ | GND | $\mathbf{V}_{\mathrm{IN}}$ | ALERT | SCL | SDA | ADDR |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC121C021 <br> TSOT-6 | 1 | 2 | 3 | 4 | 5 | 6 | N/A |
| ADC121C027 <br> TSOT-6 | 1 | 2 | 3 | $\mathrm{~N} / \mathrm{A}$ | 5 | 6 | 4 |

## Absolute Maximum Ratings

(Notes 1, 2)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage, $\mathrm{V}_{\mathrm{A}}$
-0.3 V to +6.5 V
Voltage on any Analog Input Pin to

| GND | -0.3 V to $\left(\mathrm{V}_{\mathrm{A}}+0.3 \mathrm{~V}\right)$ |
| :--- | ---: |
| Voltage on any Digital Input Pin to |  |
| GND | -0.3 V to 6.5 V |
| Input Current at Any Pin (Note 3) | $\pm 15 \mathrm{~mA}$ |
| Package Input Current (Note 3) | $\pm 20 \mathrm{~mA}$ |
| Power Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | See (Note 4) |

ESD Susceptibility (Note 5)
VA, GND, VIN, ALERT,
ADDR pins:

| Human Body Model | 2500 V |
| :--- | ---: |
| Machine Model | 250 V |
| Charged Device Model (CDM) | 1250 V |
| SDA, SCL pins: |  |
| Human Body Model | 8000 V |
| Machine Model | 400 V |
| nction Temperature | $+150^{\circ} \mathrm{C}$ |
| rage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Operating Ratings (Notes 1, 2)

| Operating Temperature Range | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+105^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{A}}$ | +2.7 V to 5.5 V |
| Analog Input Voltage, $\mathrm{V}_{1 \mathrm{~N}}$ | 0 V to $\mathrm{V}_{\mathrm{A}}$ |
| Digital Input Voltage (Note 7) | 0 V to 5.5 V |

Sample Rate
up to 188.9 kSPS

## Package Thermal Resistances

| Package | $\theta_{\mathrm{JA}}$ |
| :---: | :---: |
| 6 -Lead TSOT | $250^{\circ} \mathrm{C} / \mathrm{W}$ |

Soldering process must comply with National Semiconductor's Reflow Temperature Profile specifications.
Refer to www.national.com/packaging. (Note 6)

## Electrical Characteristics

The following specifications apply for $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +5.5 V , $\mathrm{GND}=0 \mathrm{~V}$, $\mathrm{f}_{\text {SCL }}$ up to $3.4 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}$ for $\mathrm{f}_{\text {SCL }}$ up to 400 kHz , $f_{I N}=10 \mathrm{kHz}$ for $\mathrm{f}_{\text {SCL }}=3.4 \mathrm{MHz}$ unless otherwise noted. Boldface limits apply for $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ : all other limits $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions | Typical (Note 9) | Limits <br> (Note 9) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC CONVERTER CHARACTERISTICS |  |  |  |  |  |
|  | Resolution with No Missing Codes |  |  | 12 | Bits |
| INL | Integral Non-Linearity (End Point Method) | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V} \text { to }+3.6 \mathrm{~V}$ <br> $\mathrm{f}_{\mathrm{SCL}}$ up to 400 kHz (Note 13) | $\pm 0.5$ | $\pm 1$ | LSB (max) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to $+5.5 \mathrm{~V} . \mathrm{f}_{\text {SCL }}$ up to 3.4 MHz | +1.2 |  | LSB |
|  |  |  | -0.9 |  | LSB |
| DNL | Differential Non-Linearity | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +3.6 V | +0.5 | +1 | LSB (max) |
|  |  | $\mathrm{f}_{\text {SCL }}$ up to 400 kHz (Note 13) | -0.5 | -0.9 | LSB (min) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to $+5.5 \mathrm{~V} . \mathrm{f}_{\text {SCL }}$ up to 3.4 MHz | +1.3 |  | LSB |
|  |  |  | -0.9 |  | LSB |
| $\mathrm{V}_{\text {OFF }}$ | Offset Error | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V} \text { to }+3.6 \mathrm{~V}$ <br> $\mathrm{f}_{\mathrm{SCL}}$ up to 400 kHz (Note 13) | +0.1 | $\pm 1.6$ | LSB (max) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +5.5 V . $\mathrm{f}_{\text {SCL }}$ up to 3.4 MHz | +1.4 |  | LSB |
| GE | Gain Error |  | -0.8 | $\pm 6$ | LSB (max) |
| DYNAMIC CONVERTER CHARACTERISTICS |  |  |  |  |  |
| ENOB | Effective Number of Bits | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +3.6 V | 11.7 | 11.3 | Bits (min) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+3.6 \mathrm{~V}$ to +5.5 V | 11.5 |  | Bits (min) |
| SNR | Signal-to-Noise Ratio | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +3.6 V | 72.5 | 70.4 | dB (min) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+3.6 \mathrm{~V}$ to +5.5 V | 71 |  | dB (min) |
| THD | Total Harmonic Distortion | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +3.6 V | -92 | -78 | dB (max) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+3.6 \mathrm{~V}$ to +5.5 V | -87 |  | dB (max) |
| SINAD | Signal-to-Noise Plus Distortion Ratio | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +3.6 V | 72.6 | 70 | $\mathrm{dB}(\mathrm{min})$ |
|  |  | $\mathrm{V}_{\mathrm{A}}=+3.6 \mathrm{~V}$ to +5.5 V | 71 |  | dB (min) |


| Symbol | Parameter | Conditions | Typical (Note 9) | Limits (Note 9) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SFDR | Spurious-Free Dynamic Range | $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +3.6 V | 90 | 76 | dB (min) |
|  |  | $\mathrm{V}_{\mathrm{A}}=+3.6 \mathrm{~V}$ to +5.5 V | 87 |  | dB (min) |
| IMD | Intermodulation Distortion, Second Order Terms ( $\mathrm{IMD}_{2}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=+3.0 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{a}}=1.035 \mathrm{kHz}, \mathrm{f}_{\mathrm{b}}=1.135 \mathrm{kHz} \end{aligned}$ | -89 |  | dB |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=+5.0 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{a}}=1.035 \mathrm{kHz}, \mathrm{f}_{\mathrm{b}}=1.135 \mathrm{kHz} \end{aligned}$ | -91 |  | dB |
|  | Intermodulation Distortion, Third Order Terms ( $\mathrm{IMD}_{3}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=+3.0 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{a}}=1.035 \mathrm{kHz}, \mathrm{f}_{\mathrm{b}}=1.135 \mathrm{kHz} \end{aligned}$ | -88 |  | dB |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{A}}=+5.0 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{a}}=1.035 \mathrm{kHz}, \mathrm{f}_{\mathrm{b}}=1.135 \mathrm{kHz} \end{aligned}$ | -88 |  | dB |
| FPBW | Full Power Bandwidth (-3dB) | $\mathrm{V}_{\mathrm{A}}=+3.0 \mathrm{~V}$ | 8 |  | MHz |
|  |  | $\mathrm{V}_{\mathrm{A}}=+5.0 \mathrm{~V}$ | 11 |  | MHz |

ANALOG INPUT CHARACTERISTICS

| $\mathrm{V}_{\mathrm{IN}}$ | Input Range |  | 0 to $\mathrm{V}_{\mathrm{A}}$ |  | V |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DCL}}$ | DC Leakage Current (Note 10) |  |  | $\pm \mathbf{1}$ | $\mu \mathrm{A}(\mathrm{max})$ |
| $\mathrm{C}_{\mathrm{INA}}$ | Input Capacitance | Track Mode | 30 |  | pF |
|  |  | 3 | pF |  |  |

SERIAL INTERFACE INPUT CHARACTERISTICS (SCL, SDA)

| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  |  | $\mathbf{0 . 7} \times \mathrm{V}_{\mathrm{A}}$ | $\mathrm{V}(\mathrm{min})$ |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  | $\mathbf{0 . 3} \mathbf{x} \mathrm{V}_{\mathrm{A}}$ | $\mathrm{V}(\mathrm{max})$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current (Note 10) |  |  | $\mathbf{\pm 1}$ | $\mu \mathrm{A}(\mathrm{max})$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance |  | 3 |  | pF |
| $\mathrm{V}_{\mathrm{HYST}}$ | Input Hysteresis |  |  | $\mathbf{0 . 1} \times \mathrm{V}_{\mathrm{A}}$ | $\mathrm{V}(\mathrm{min})$ |

## ADDRESS SELECTION INPUT CHARACTERISTICS (ADDR)

| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  |  | $\mathrm{V}_{\mathrm{A}}-\mathbf{0 . 5 V}$ |
| :---: | :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  | $\mathrm{V}(\mathrm{min})$ |  |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current (Note 10) |  |  | $\mathbf{0 . 5}$ |

LOGIC OUTPUT CHARACTERISTICS, OPEN-DRAIN (SDA, ALERT)

| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\text {SINK }}=3 \mathrm{~mA}$ | $\mathbf{0 . 4}$ | $\mathrm{~V}(\mathrm{max})$ |
| :---: | :--- | :--- | :--- | :---: | :---: |
|  |  | $\mathbf{0 . 6}$ | $\mathrm{~V}(\mathrm{max})$ |  |
| $\mathrm{I}_{\mathrm{OZ}}$ | High-Impedence Output <br> Leakage Current (Note 10) |  | $\mathbf{4 1}$ | $\mu \mathrm{A}(\mathrm{max})$ |
|  | Output Coding |  | Straight (Natural) Binary |  |


| Symbol | Parameter | Conditions |  | Typical (Note 9) | Limits (Note 9) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{A}}$ | Supply Voltage Minimum |  |  |  | 2.7 | V (min) |
|  | Supply Voltage Maximum |  |  |  | 5.5 | V (max) |
| Continuous Operation Mode -- 2-wire interface active. |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{N}}$ | Supply Current | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$ | $\mathrm{V}_{\mathrm{A}}=2.7 \mathrm{~V}$ to 3.6 V | 0.08 | 0.14 | mA (max) |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=4.5 \mathrm{~V}$ to 5.5 V | 0.16 | 0.30 | mA (max) |
|  |  | $\mathrm{f}_{\mathrm{SCL}}=3.4 \mathrm{MHz}$ | $\mathrm{V}_{\mathrm{A}}=2.7 \mathrm{~V}$ to 3.6 V | 0.37 | 0.55 | mA (max) |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=4.5 \mathrm{~V}$ to 5.5 V | 0.74 | 0.99 | mA (max) |
| $\mathrm{P}_{\mathrm{N}}$ | Power Consumption | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$ | $\mathrm{V}_{\mathrm{A}}=3.0 \mathrm{~V}$ | 0.26 |  | mW |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=5.0 \mathrm{~V}$ | 0.78 |  | mW |
|  |  | $\mathrm{f}_{\mathrm{SCL}}=3.4 \mathrm{MHz}$ | $\mathrm{V}_{\mathrm{A}}=3.0 \mathrm{~V}$ | 1.22 |  | mW |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=5.0 \mathrm{~V}$ | 3.67 |  | mW |

Automatic Conversion Mode -- 2-wire interface stopped and quiet (SCL $\left.=\mathrm{SDA}=\mathrm{V}_{\mathrm{A}}\right) \cdot \mathrm{f}_{\text {SAMPLE }}=\mathrm{T}_{\text {CONVERT }}{ }^{*} 32$

| $\mathrm{I}_{\mathrm{A}}$ | Supply Current | $\mathrm{V}_{\mathrm{A}}=2.7 \mathrm{~V}$ to 3.6 V | 0.41 | 0.59 | mA (max) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{A}}=4.5 \mathrm{~V}$ to 5.5 V | 0.78 | 1.2 | mA (max) |
| $\mathrm{P}_{\mathrm{A}}$ | Power Consumption | $\mathrm{V}_{\mathrm{A}}=3.0 \mathrm{~V}$ | 1.35 |  | mW |
|  |  | $\mathrm{V}_{\mathrm{A}}=5.0 \mathrm{~V}$ | 3.91 |  | mW |

Power Down Mode $\left(P D D_{1}\right)$-- 2-wire interface stopped and quiet. $\left(S C L=S D A=V_{A}\right)$.(Note 10)

| $\mathrm{I}_{\mathrm{PD} 1}$ | Supply Current |  |  | 0.1 | $\mathbf{0 . 2}$ | $\mu \mathrm{~A}(\max )$ |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{P}_{\mathrm{PD} 1}$ | Power Consumption |  |  | 0.5 | $\mathbf{0 . 9}$ | $\mu \mathrm{~W}(\max )$ |

Power Down Mode ( $\mathrm{PD}_{2}$ ) -- 2-wire interface active. Master communicating with a different device on the bus.

| $\mathrm{I}_{\text {PD2 }}$ | Supply Current | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$ | $\mathrm{V}_{\mathrm{A}}=2.7 \mathrm{~V}$ to 3.6 V | 13 | 45 | $\mu \mathrm{A}$ (max) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=4.5 \mathrm{~V}$ to 5.5 V | 27 | 80 | $\mu \mathrm{A}$ (max) |
|  |  | $\mathrm{f}_{\mathrm{SCL}}=3.4 \mathrm{MHz}$ | $\mathrm{V}_{\mathrm{A}}=2.7 \mathrm{~V}$ to 3.6 V | 89 | 150 | $\mu \mathrm{A}$ (max) |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=4.5 \mathrm{~V}$ to 5.5 V | 168 | 250 | $\mu \mathrm{A}$ (max) |
| $\mathrm{P}_{\mathrm{PD} 2}$ | Power Consumption | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$ | $\mathrm{V}_{\mathrm{A}}=3.0 \mathrm{~V}$ | 0.04 |  | mW |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=5.0 \mathrm{~V}$ | 0.14 |  | mW |
|  |  | $\mathrm{f}_{\mathrm{SCL}}=3.4 \mathrm{MHz}$ | $\mathrm{V}_{\mathrm{A}}=3.0 \mathrm{~V}$ | 0.29 |  | mW |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=5.0 \mathrm{~V}$ | 0.84 |  | mW |

## A．C．and Timing Characteristics

The following specifications apply for $\mathrm{V}_{\mathrm{A}}=+2.7 \mathrm{~V}$ to +5.5 V ．Boldface limits apply for $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ and all other limits are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ，unless otherwise specified．

| Symbol | Parameter | Conditions（Note 12） | Typical （Note 9） | Limits （Notes 9， 12） | Units （Limits） |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERSION RATE |  |  |  |  |  |
|  | Conversion Time |  | 1 |  | $\mu \mathrm{s}$ |
| $\mathrm{f}_{\text {CONV }}$ | Conversion Rate | $\mathrm{f}_{\text {SCL }}=100 \mathrm{kHz}$ | 5.56 |  | kSPS |
|  |  | $\mathrm{f}_{\text {SCL }}=400 \mathrm{kHz}$ | 22.2 |  | kSPS |
|  |  | $\mathrm{f}_{\text {SCL }}=1.7 \mathrm{MHz}$ | 94.4 |  | kSPS |
|  |  | $\mathrm{f}_{\mathrm{SCL}}=3.4 \mathrm{MHz}$ | 188.9 |  | kSPS |
| DIGITAL TIMING SPECS（SCL，SDA） |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{SCL}}$ | Serial Clock Frequency | Standard Mode <br> Fast Mode <br> High Speed Mode， $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ <br> High Speed Mode， $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{aligned} & \hline 100 \\ & 400 \\ & 3.4 \\ & 1.7 \\ & \hline \end{aligned}$ | kHz （max） <br> kHz （max） <br> MHz （max） <br> MHz （max） |
| tow | SCL Low Time | Standard Mode <br> Fast Mode <br> High Speed Mode， $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ <br> High Speed Mode， $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{aligned} & \hline 4.7 \\ & 1.3 \\ & 160 \\ & 320 \end{aligned}$ | us（min） us（min） ns（min） ns（min） |
| $\mathrm{t}_{\mathrm{HIGH}}$ | SCL High Time | Standard Mode <br> Fast Mode <br> High Speed Mode， $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ <br> High Speed Mode， $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{gathered} \hline 4.0 \\ 0.6 \\ 60 \\ 120 \\ \hline \end{gathered}$ | us（min） us（ min ） ns（min） ns（min） |
| ${ }^{\text {SU；DAT }}$ | Data Setup Time | Standard Mode <br> Fast Mode <br> High Speed Mode |  | $\begin{gathered} \hline 250 \\ 100 \\ 10 \\ \hline \end{gathered}$ | ns（min） ns（min） ns（min） |
| $\mathrm{t}_{\mathrm{HD} ; \mathrm{DAT}}$ | Data Hold Time | Standard Mode（Note 14） |  | $\begin{gathered} \hline 0 \\ 3.45 \\ \hline \end{gathered}$ | us（min） us（max） |
|  |  | Fast Mode（Note 14） |  | $\begin{gathered} 0 \\ 0.9 \\ \hline \end{gathered}$ | us（ $\min$ ） us（max） |
|  |  | High Speed Mode， $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ |  | $\begin{gathered} 0 \\ 70 \end{gathered}$ | ns（min） <br> ns（max） |
|  |  | High Speed Mode， $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{gathered} 0 \\ 150 \end{gathered}$ | ns（min） <br> ns（max） |
| $\mathrm{t}_{\text {SU；}}$ STA | Setup time for a start or a repeated start condition | Standard Mode Fast Mode High Speed Mode |  | $\begin{aligned} & \hline 4.7 \\ & 0.6 \\ & 160 \\ & \hline \end{aligned}$ |  |
| $\mathrm{t}_{\mathrm{HD} ; \text { STA }}$ | Hold time for a start or a repeated start condition | Standard Mode <br> Fast Mode <br> High Speed Mode |  | $\begin{aligned} & 4.0 \\ & 0.6 \\ & 160 \\ & \hline \end{aligned}$ | us（min） us（min） ns（min） |
| $t_{\text {buF }}$ | Bus free time between a stop and start condition | Standard Mode Fast Mode |  | $\begin{aligned} & 4.7 \\ & 1.3 \\ & \hline \end{aligned}$ | us（min） us（min） |
| $\mathrm{t}_{\text {Su；}}$ | Setup time for a stop condition | Standard Mode <br> Fast Mode <br> High Speed Mode |  | $\begin{aligned} & 4.0 \\ & 0.6 \\ & 160 \end{aligned}$ | us（min） us（min） ns（min） |


| Symbol | Parameter | Conditions (Note 12) | Typical (Note 9) | Limits (Notes 9, 12) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {rDA }}$ | Rise time of SDA signal | Standard Mode |  | 1000 | ns (max) |
|  |  | Fast Mode |  | $\begin{gathered} 20+0.1 C_{b} \\ 300 \end{gathered}$ | ns (min) ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ |  | $\begin{aligned} & 10 \\ & 80 \end{aligned}$ | ns (min) ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{gathered} 20 \\ 160 \end{gathered}$ | ns (min) <br> ns (max) |
| $\mathrm{t}_{\text {fDA }}$ | Fall time of SDA signal | Standard Mode |  | 250 | ns (max) |
|  |  | Fast Mode |  | $\begin{gathered} 20+0.1 C_{b} \\ 250 \end{gathered}$ | ns (min) <br> ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ |  | $\begin{aligned} & 10 \\ & 80 \end{aligned}$ | ns (min) ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{gathered} 20 \\ 160 \end{gathered}$ | ns (min) <br> ns (max) |
| $\mathrm{t}_{\mathrm{rCL}}$ | Rise time of SCL signal | Standard Mode |  | 1000 | ns (max) |
|  |  | Fast Mode |  | $\begin{gathered} 20+0.1 C_{b} \\ 300 \end{gathered}$ | ns (min) <br> ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ |  | $\begin{aligned} & 10 \\ & 40 \end{aligned}$ | ns (min) <br> ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{aligned} & 20 \\ & 80 \end{aligned}$ | ns (min) <br> ns (max) |
| $\mathrm{trCL1}$ | Rise time of SCL signal after a repeated start condition and after an acknowledge bit. | Standard Mode |  | 1000 | ns (max) |
|  |  | Fast Mode |  | $\begin{gathered} 20+0.1 C_{b} \\ 300 \\ \hline \end{gathered}$ | ns (min) ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ |  | $\begin{aligned} & 10 \\ & 80 \end{aligned}$ | ns (min) ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{gathered} \hline 20 \\ 160 \end{gathered}$ | ns (min) ns (max) |
| $\mathrm{t}_{\text {fCL }}$ | Fall time of a SCL signal | Standard Mode |  | 300 | ns (max) |
|  |  | Fast Mode |  | $\begin{gathered} 20+0.1 C_{b} \\ 300 \end{gathered}$ | ns (min) <br> ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=100 \mathrm{pF}$ |  | $\begin{aligned} & 10 \\ & 40 \end{aligned}$ | ns (min) ns (max) |
|  |  | High Speed Mode, $\mathrm{C}_{\mathrm{b}}=400 \mathrm{pF}$ |  | $\begin{aligned} & 20 \\ & 80 \end{aligned}$ | ns (min) <br> ns (max) |
| $\mathrm{C}_{\mathrm{b}}$ | Capacitive load for each bus line (SCL and SDA) |  |  | 400 | pF (max) |
| $\mathrm{t}_{\text {SP }}$ | Pulse Width of spike suppressed (Note 11) | Fast Mode High Speed Mode |  | $\begin{aligned} & 50 \\ & 10 \end{aligned}$ | ns (max) <br> ns (max) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
Note 2: All voltages are measured with respect to GND $=0 \mathrm{~V}$, unless otherwise specified.
Note 3: When the input voltage at any pin exceeds 5.5 V or is less than GND, the current at that pin should be limited per the Absolute Maximum Ratings. The mximum package input current rating limits the number of pins that can safely exceed the power supplies.
Note 4: The absolute maximum junction temperature ( $T_{\jmath} \max$ ) for this device is $150^{\circ} \mathrm{C}$. The maximum allowable power dissipation is dictated by $T_{J} m a x$, the junction-to-ambient thermal resistance ( $\theta_{J A}$ ), and the ambient temperature $\left(T_{A}\right)$, and can be calculated using the formula $P_{D} M A X=\left(T_{J} m a x-T_{A}\right) / \theta_{J A}$. The values for maximum power dissipation will be reached only when the device is operated in a severe fault condition (e.g., when input or output pins are driven beyond the operating ratings, or the power supply polarity is reversed).
Note 5: Human body model is a 100 pF capacitor discharged through a $1.5 \mathrm{k} \Omega$ resistor. Machine model is a 220 pF capacitor discharged through $0 \Omega$. Charged device model simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.
Note 6: Reflow temperature profiles are different for lead-free packages.

Note 7: The inputs are protected as shown below. Input voltage magnitudes up to 5.5 V , regardless of $\mathrm{V}_{\mathrm{A}}$, will not cause errors in the conversion result. For example, if $\mathrm{V}_{\mathrm{A}}$ is 3 V , the digital input pins can be driven with a 5 V logic device.


Note 8: To guarantee accuracy, it is required that $\mathrm{V}_{\mathrm{A}}$ be well bypassed and free of noise.
Note 9: Typical figures are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 10: This parameter is guaranteed by design and/or characterization and is not tested in production.
Note 11: Spike suppression filtering on SCL and SDA will supress spikes that are less than 50 ns for standard and fast modes, and less than 10 ns for hs-mode. Note 12: $\mathrm{C}_{\mathrm{b}}$ refers to the capacitance of one bus line. $\mathrm{C}_{\mathrm{b}}$ is expressed in pF units.
Note 13: The ADC will meet Minimum/Maximum specifications for $\mathrm{f}_{\mathrm{SCL}}$ up to 3.4 MHz and $\mathrm{V}_{\mathrm{A}}=2.7 \mathrm{~V}$ to 3.6 V when operating in the Quiet Interface Mode (Section 1.11).

Note 14: The ADC121C021 will provide a minimum data hold time of 300 ns to comply with the ${ }^{2} \mathrm{C}$ Specification.

## Timing Diagrams



FIGURE 1. Serial Timing Diagram

## Specification Definitions

ACQUISITION TIME is the time required for the ADC to acquire the input voltage. During this time, the hold capacitor is charged by the input voltage.
APERTURE DELAY is the time between the start of a conversion and the time when the input signal is internally acquired or held for conversion.
CONVERSION TIME is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.
DIFFERENTIAL NON-LINEARITY (DNL) is the measure of the maximum deviation from the ideal step size of 1 LSB.
EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS) is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.
FULL POWER BANDWIDTH is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.
GAIN ERROR is the deviation of the last code transition (111...110) to (111...111) from the ideal ( $\mathrm{V}_{\text {REF }}-1.5 \mathrm{LSB}$ ), after adjusting for offset error.
INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from negative full scale ( $1 / 2$ LSB below the first code transition) through positive full scale ( $1 / 2$ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.
INTERMODULATION DISTORTION (IMD) is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to an individual ADC input at the same time. It is defined as the ratio of the power in either the second or the third order intermodulation products to the sum of the power in both of the original frequencies. Second order products are $f_{a} \pm f_{b}$, where $f_{a}$ and $f_{b}$ are the two sine wave input frequencies. Third order products are $\left(2 f_{a} \pm f_{b}\right)$ and $\left(f_{a} \pm 2 f_{b}\right)$. IMD is usually expressed in dB.
MISSING CODES are those output codes that will never appear at the ADC output. The ADC121C021 is guaranteed not to have any missing codes.
OFFSET ERROR is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND +0.5 LSB).

SIGNAL TO NOISE RATIO (SNR) is the ratio, expressed in dB , of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.
SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB , of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.
SPURIOUS FREE DYNAMIC RANGE (SFDR) is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.
TOTAL HARMONIC DISTORTION (THD) is the ratio, expressed in dBc , of the rms total of the first n harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as

$$
T H D=20 \times \log _{10} \sqrt{\frac{A_{f 2} 2^{2}+\cdots+A_{F n}{ }^{2}}{A_{f 1}{ }^{2}}}
$$

where $A_{f 1}$ is the RMS power of the input frequency at the output and $A_{f 2}$ through $A_{f n}$ are the RMS power in the first $n$ harmonic frequencies.
THROUGHPUT TIME is the minimum time required between the start of two successive conversions. It is the acquisition time plus the conversion time.
LEAST SIGNIFICANT BIT (LSB) is the bit that has the smallest value or weight of all bits in a word. This value is

$$
\mathrm{LSB}=\mathrm{V}_{\mathrm{A}} / 2^{\mathrm{n}}
$$

where $V_{A}$ is the supply voltage for this product, and " $n$ " is the resolution in bits, which is 12 for the ADC121C021.
MOST SIGNIFICANT BIT (MSB) is the bit that has the largest value or weight of all bits in a word. Its value is $1 / 2$ of $V_{A}$.

Typical Performance Characteristics $f_{\text {scl }}=400 \mathrm{kHz}, \mathrm{f}_{\text {SAMPLE }}=22 \mathrm{kSPS}, \mathrm{f}_{\mathrm{I}}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{A}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ $+25^{\circ} \mathrm{C}$, unless otherwise stated.

INL vs. Code - $V_{A}=3 V$


30020922
INL vs. Code - $\mathrm{V}_{\mathrm{A}}=5 \mathrm{~V}$


30020924
INL vs. Supply


DNL vs. Code - $\mathrm{V}_{\mathrm{A}}=3 \mathrm{~V}$


DNL vs. Code - $\mathrm{V}_{\mathrm{A}}=5 \mathrm{~V}$


DNL vs. Supply


ENOB vs. Supply


30020928
FFT Plot


30020930

## Offset Error vs. Temperature



SINAD vs. Supply


30020929
FFT Plot


30020931
Gain Error vs. Temperature


Continuous Operation Supply Current vs. $\mathrm{V}_{\mathrm{A}}$


30020934

Automatic Conversion Supply Current vs. $\mathbf{V}_{\mathbf{A}}$


30020935

Power Down ( $\mathrm{PD}_{1}$ ) Supply Current vs. $\mathrm{V}_{\mathrm{A}}$


### 1.0 Functional Description

The ADC121C021 is a successive-approximation analog-todigital converter designed around a charge-redistribution dig-ital-to-analog converter. Unless otherwise stated, references to the ADC121C021 in this section will apply to both the ADC121C021 and the ADC121C027.

### 1.1 CONVERTER OPERATION

Simplified schematics of the ADC121C021 in both track and hold operation are shown in Figure 2 and Figure 3 respectively. In Figure 2, the ADC121C021 is in track mode; switch SW1 connects the sampling capacitor to the analog input channel, and SW2 equalizes the comparator inputs. The ADC is in this state for approximately $0.4 \mu \mathrm{~s}$ at the beginning of every conversion cycle. Conversions occur when the conversion result register is read by the ${ }^{2} \mathrm{C}$ controller and when the ADC is in automatic conversion mode. (see Section 1.9)
Figure 3 shows the ADC121C021 in hold mode: switch SW1 connects the sampling capacitor to ground and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge to or from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is also the digital representation of the analog input voltage. This digital word is stored in the conversion result register and read via the 2-wire interface.


30020965
FIGURE 2. ADC121C021 in Track Mode


FIGURE 3. ADC121C021 in Hold Mode

### 1.3 ADC TRANSFER FUNCTION

The output format of the ADC121C021 is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC121C021 is $\mathrm{V}_{\mathrm{A}} / 4096$. The ideal transfer characteristic is shown in Figure 5. The transition from an output code of 000000000000 to a code of 000000000001 is at $1 / 2$ LSB, or a voltage of $V_{A} / 8192$. Other code transitions occur at intervals of 1 LSB .


30020968
FIGURE 5. Ideal Transfer Characteristic

### 1.4 REFERENCE VOLTAGE

The ADC121C021 uses the supply $\left(\mathrm{V}_{\mathrm{A}}\right)$ as the reference. With that said, $\mathrm{V}_{\mathrm{A}}$ must be treated as a reference. The analog-to-digital conversion will only be as precise as the reference $\left(\mathrm{V}_{\mathrm{A}}\right)$. Therefore, the reference $\left(\mathrm{V}_{\mathrm{A}}\right)$ should be free of noise. It is also recommended that the reference be driven by a voltage source with low output impedance.
The Applications section provides recommended ways to drive the reference $\left(\mathrm{V}_{\mathrm{A}}\right)$ appropriately. Refer to Section 2.1 for details.

### 1.5 POWER-ON RESET

The power-on reset (POR) state is the point at which the supply voltage rises above the power-on reset threshold, generating an internal reset. Each of the registers contains a defined value upon POR and this data remains there until any of the following occurs:

- The first conversion is completed, causing the Conversion Result Register and various status registers to be updated internally.
- The master writes a different data word to any of the writeable registers.
- The ADC is powered down.

When resetting the device, it is crutial that the $\mathrm{V}_{\mathrm{A}}$ supply be lowered to a maximum of 200 mV before the supply is raised again to power-up the device. Dropping the supply to within 200 mV of GND during a reset will ensure the ADC performs as specified.

### 1.6 INTERNAL REGISTERS

The ADC121C021 is equipped with 8 internal data registers and one address pointer register. The registers provide additional ADC functions such as storing minimum and maximum conversion results, setting alert threshold levels, and storing data to configure the operation of the device. Figure 6 shows all of the registers and their corresponding address pointer values. All of the registers are read/write capable except the conversion result register which is read-only.


### 1.6.1 Address Pointer Register

The address pointer register controls which of the data registers is accessed by the I2C interface. The first data byte of every write operation is stored in the address pointer register. This value selects the register that the following data bytes will be written to or read from. Only the three LSBs of this register are relevant. The other bits must always be written as zeros. After a power-on reset, the pointer register defaults to all zeros (conversion result register).
Default Value: 00h

| P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | Register Select |  |  |


| P2 | P1 | P0 | REGISTER |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Conversion Result (read only) |
| 0 | 0 | 1 | Alert Status (read/write) |
| 0 | 1 | 0 | Configuration (read/write) |
| 0 | 1 | 1 | Low Limit (read/write) |
| 1 | 0 | 0 | High Limit (read/write) |
| 1 | 0 | 1 | Hysteresis (read/write) |
| 1 | 1 | 0 | Lowest Conversion (read/write) |
| 1 | 1 | 1 | Highest Conversion (read/write) |

FIGURE 6. Register Structure

### 1.6.2 Conversion Result Register

Pointer Address 00h (Read Only)
Default Value: 0000h

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Alert Flag | Reserved |  |  |  | Conversion Result[11:8] |  |  |  |


| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Result[7:0] |  |  |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| 15 | Alert Flag | When the Alert Bit Enable is set in the Configuration Register, this bit will be high if either alert <br> flag is set in the Alert Status Register. Otherwise, this bit is a zero. This bit indicates that an alert <br> condition has occured. The I2C controller will typically read the Alert Status register and other <br> data registers to determine the source of the alert. |
| $14: 12$ | Reserved | Always reads zeros. |
| $11: 0$ | Conversion Result | The Analog-to-Digital conversion result. The Conversion result data is a 12-bit data word in <br> straight binary format. The MSB is D11. |

### 1.6.3 Alert Status Register

## Pointer Address 01h (Read/Write)

Default Value: 00h

| D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  | Over Range |
| Alert | Under Range <br> Alert |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $7: 2$ | Reserved | Always reads zeros. Zeros must be written to these bits. |
| 1 | Over Range <br> Alert Flag | Bit is set to 1 when the measured voltage exceeds the $\mathrm{V}_{\text {HGH }}$ limit stored in the programmable <br> $\mathrm{V}_{\text {HIGH }}$ limit register. Flag is reset to 0 when one of the following two conditions is met: (1) The <br> controller writes a one to this bit. (2) The measured voltage decreases below the programmed <br> $\mathrm{V}_{\text {HIGH }}$ limit minus the programmed $\mathrm{V}_{\text {HYST }}$ value (See Figure 9) . The alert will only self-clear if the <br> Alert Hold bit is cleared in the Configuration register. If the Alert Hold bit is set, the only way to <br> clear an over range alert is to write a one to this bit. |
| $\mathbf{0}$ | Under Range <br> Alert Flag | Bit is set to 1 when the measured voltage falls below the $\mathrm{V}_{\text {Low }}$ limit stored in the programmable <br> $\mathrm{V}_{\text {Low }}$ limit register. Flag is reset to 0 when one of the following two conditions is met: (1) The <br> controller writes a one to this bit. (2) The measured voltage increases above the programmed <br> $\mathrm{V}_{\text {Low }}$ limit plus the programmed $\mathrm{V}_{\text {HYST }}$ value. The alert will only self-clear if the Alert Hold bit is <br> cleared in the Configuration register. If the Alert Hold bit is set, the only way to clear an under <br> range alert is to write a one to this bit. |

### 1.6.4 Configuration Register

## Pointer Address 02h (Read/Write)

Default Value: 00h

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle Time $[2: 0]$ |  | Alert <br> Hold | Alert <br> Flag <br> Enable | Alert <br> Pin <br> Enable | 0 | Polarity |  |


| Cycle Time[2:0] |  |  | Conversion Interval | Typical $f_{\text {convert }}$ (kSPS) |
| :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 |  |  |
| 0 | 0 | 0 | Mode Disabled | 0 |
| 0 | 0 | 1 | $\mathrm{T}_{\text {convert }} \times 32$ | 27 |
| 0 | 1 | 0 | $\mathrm{T}_{\text {convert }} \times 64$ | 13.5 |
| 0 | 1 | 1 | $\mathrm{T}_{\text {convert }} \times 128$ | 6.7 |
| 1 | 0 | 0 | $\mathrm{T}_{\text {convert }} \times 256$ | 3.4 |
| 1 | 0 | 1 | $\mathrm{T}_{\text {convert }} \times 512$ | 1.7 |
| 1 | 1 | 0 | $\mathrm{T}_{\text {convert }} \times 1024$ | 0.9 |
| 1 | 1 | 1 | $\mathrm{T}_{\text {convert }} \times 2048$ | 0.4 |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $7: 5$ | Cycle Time | Configures Automatic Conversion mode. When these bits are set to zeros, the automatic <br> conversion mode is disabled. This is the case at power-up. <br> When these bits are set to a non-zero value, the ADC will begin operating in automatic conversion <br> mode. (See Section 1.9). The Cycle Time table shows how different values provide various <br> conversion intervals. |
| 4 | Alert Hold | 0: Alerts will self-clear when the measured voltage moves within the limits by more than the <br> hysteresis register value. <br> 1: Alerts will not self-clear and are only cleared when a one is written to the alert high flag or the <br> alert low flag in the Alert Status register. |
| 3 | Alert Flag Enable | 0: Disables alert status bit [D15] in the Conversion Result register. <br> 1: Enables alert status bit [D15] in the Conversion Result register. |
| 2 | Alert Pin Enable | 0: Disables the ALERT output pin. The ALERT output will TRI-STATE when the pin is disabled. <br> 1: Enables the ALERT output pin. <br> *This bit does not apply to the ADC121C027. |
| 1 | Reserved | Polarity |
| 0 | Always reads zeros. Zeros must be written to these bits. |  |
| This bit configures the active level polarity of the ALERT output pin. <br> 0: Sets the ALERT pin to active low. <br> 1: Sets the ALERT pin to active high. <br> *This bit does not apply to the ADC121C027. |  |  |

### 1.6.5 $\mathrm{V}_{\text {Low }}$-- Alert Limit Register - Under Range

Pointer Address 03h (Read/Write)
Default Value: 0000h

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  |  |  |
| D7 D6 D5 D4 D3 D2 D1 |  |  |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $15: 12$ | Reserved | Always reads zeros. Zeros must be written to these bits. |
| $11: 0$ | $V_{\text {Low }}$ Limit | Sets the lower limit threshold used to determine the alert condition. If the conversion moves lower <br> than this limit, a $V_{\text {Low }}$ alert is generated. |

### 1.6.6 $\mathrm{V}_{\text {HIGH }}$-- Alert Limit Register - Over Range

Pointer Address 04h (Read/Write)
Default Value: OFFFh

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  | $\mathrm{V}_{\text {HIGH }}$ Limit[11:8] |  |  |  |  |


| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {HIGH }}$ Limit[7:0] |  |  |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $15: 12$ | Reserved | Always reads zeros. Zeros must be written to these bits. |
| $11: 0$ | $\mathrm{~V}_{\text {HIGH }}$ Limit | Sets the upper limit threshold used to determine the alert condition. If the conversion moves <br> higher than this limit, a $\mathrm{V}_{\text {HIGH }}$ alert is generated. |

### 1.6.7 $\mathrm{V}_{\text {HYst }}{ }^{--}$Alert Hysteresis Register

Pointer Address 05h (Read/Write)
Default Value: 0000h

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  |  |  |


| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Hysteresis[7:0] |  |  |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $15: 12$ | Reserved | Always reads zeros. Zeros must be written to these bits. |
| $11: 0$ | Hysteresis | Sets the hysteresis value used to determine the alert condition. After a $\mathrm{V}_{\text {HIGH }}$ or $\mathrm{V}_{\text {LOW }}$ alert occurs, <br> the conversion result must move within the $\mathrm{V}_{\text {HIGH }}$ or $\mathrm{V}_{\text {Low }}$ limit by more than this value to clear <br> the alert condition. <br> Note: If the Alert Hold bit is set in the configuration register, alert conditions will not self-clear. |

### 1.6.8 $\mathrm{V}_{\text {MIN }}$-- Lowest Conversion Register

Pointer Address 06h (Read/Write)
Default Value: OFFFh

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  |  |  |  |  |  | Lowest Conversion[11:8] |


| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Lowest Conversion[7:0] |  |  |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $15: 12$ | Reserved | Always reads zeros. Zeros must be written to these bits. |
| $11: 0$ | Lowest Conversion | Contains the Lowest Conversion result. Each conversion result is compared against the contents <br> of this register. If the value is lower, it becomes the lowest conversion and replaces the current <br> value. If the value is higher, the register contents remain unchanged. The lowest conversion value <br> can be cleared at any time by writting OFFFh to this register. The value of this register will update <br> automatically when the automatic conversion mode is enabled. |

### 1.6.9 $\mathrm{V}_{\text {MAX }}$-- Highest Conversion Register

Pointer Address 07h (Read/Write)
Default Value: 0000h

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reserved |  |  |  |  |  |  |  |  | Highest Conversion[11:8] |  |  |  |


| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Highest Conversion[7:0] |  |  |  |  |  |  |  |


| Bits | Name | Description |
| :--- | :--- | :--- |
| $15: 12$ | Reserved | Always reads zeros. Zeros must be written to these bits. |
| $11: 0$ | Highest Conversion | Contains the Highest Conversion result. Each conversion result is compared against the contents <br> of this register. If the value is higher, it becomes the highest conversion and replaces the previous <br> value. If the value is lower, the register contents remain unchanged. The highest conversion value <br> can be cleared at any time by writting 0000h to this register. The value of this register will update <br> automatically when the automatic conversion mode is enabled. |

## 1．7 SERIAL INTERFACE

The ${ }^{12} \mathrm{C}$－compatible interface operates in all three speed modes．Standard mode（ 100 kHz ）and Fast mode（ 400 kHz ） are functionally the same and will be referred to as Standard－ Fast mode in this document．High－Speed mode（ 3.4 MHz ）is an extension of Standard－Fast mode and will be referred to as Hs－mode in this document．The following diagrams de－ scribe the timing relationships of the clock（SCL）and data （SDA）signals．Pull－up resistors or current sources are re－ quired on the SCL and SDA busses to pull them high when they are not being driven low．A logic zero is transmitted by driving the output low．A logic high is transmitted by releasing the output and allowing it to be pulled－up externally．The ap－ propriate pull－up resistor values will depend upon the total bus capacitance and operating speed．The ADC121C021 offers extended ESD tolerance（ 8 kV HBM）for the I2C bus pins（SCL \＆SDA）allowing extension of the bus across multiple boards without extra ESD protection．

## 1．7．1 Basic I2C Protocol

The ${ }^{2} \mathrm{C}$ interface is bi－directional and allows multiple devices to operate on the same bus．The bus consists of master de－ vices and slave devices which can communicate back and forth over the ${ }^{2} \mathrm{C}$ interface．Master devices control the bus and are typically microcontrollers，FPGAs，DSPs，or other digital controllers．Slave devices are controlled by a master and are typically peripheral devices such as the ADC121C021．To support multiple devices on the same bus， each slave has a unique hardware address which is referred to as the＂slave address．＂To communicate with a particular device on the bus，the controller（master）sends the slave ad－ dress and listens for a response from the slave．This response is referred to as an acknowledge bit．If a slave on the bus is addressed correctly，it Acknowledges（ACKs）the master by
driving the SDA bus low．If the address doesn＇t match a device＇s slave address，it Not－acknowledges（NACKs）the master by letting SDA be pulled high．ACKs also occur on the bus when data is being transmitted．When the master is writ－ ing data，the slave ACKs after every data byte is successfully received．When the master is reading data，the master ACKs after every data byte is received to let the slave know it wants to receive another data byte．When the master wants to stop reading，it NACKs after the last data byte and creates a stop condition on the bus．
All communication on the bus begins with either a Start con－ dition or a Repeated Start condition．The protocol for starting the bus varies between Standard－Fast mode and Hs－mode． In Standard－Fast mode，the master generates a Start condition by driving SDA from high to low while SCL is high．In Hs－mode，starting the bus is more complicated． Please refer to section 1．7．3 for the full details of a Hs－mode Start condition．A Repeated Start is generated to address a different device or register，or to switch between read and write modes．The master generates a Repeated Start condi－ tion by driving SDA low while SCL is high．Following the Repeated Start，the master sends out the slave address and a read／write bit as shown in Figure 7．The bus continues to operate in the same speed mode as before the Repeated Start condition．
All communication on the bus ends with a Stop condition．In either Standard－Fast mode or Hs－Mode，a Stop condition oc－ curs when SDA is pulled from low to high while SCL is high． After a Stop condition，the bus remains idle until a master generates a Start condition．
Please refer to the Philips I2C® Specification（Version 2.1 Jan，2000）for a detailed description of the serial interface．

FIGURE 7．Basic Operation．

## 1．7．2 Standard－Fast Mode

In Standard－Fast mode，the master generates a start condi－ tion by driving SDA from high to low while SCL is high．The start condition is always followed by a 7－bit slave address and a Read／Write bit．After these 8 bits have been transmitted by the master，SDA is released by the master and the ADC121C021 either ACKs or NACKs the address．If the slave address matches，the ADC121C021 ACKs the master．If the address doesn＇t match，the ADC121C021 NACKs the master． For a write operation，the master follows the ACK by sending the 8 －bit register address pointer to the ADC．Then the AD－ C121C021 ACKs the transfer by driving SDA low．Next，the master sends the upper 8－bits to the ADC121C021．Then the

ADC121C021 ACKs the transfer by driving SDA low．For a single byte transfer，the master should generate a stop con－ dition at this point．For a 2－byte write operation，the lower 8－ bits are sent by the master．The ADC121C021 then ACKs the transfer，and the master either sends another pair of data bytes，generates a Repeated Start condition to read or write another register，or generates a Stop condition to end com－ munication．
A read operation can take place either of two ways：
If the address pointer is pre－set before the read operation，the desired register can be read immediately following the slave address．In this case，the upper 8－bits of the register，set by the pre－set address pointer，are sent out by the ADC．For a
single byte read operation, the Master sends a NACK to the ADC and generates a Stop condition to end communication after receiving 8 -bits of data. For a 2 -Byte read operation, the Master continues the transmission by sending an ACK to the ADC. Then, the ADC sends out the lower 8-bits of the ADC register. At this point, the master either sends; an ACK to receive more data or, a NACK followed by a Stop or Repeated Start. If the master sends an ACK, the ADC sends the next upper data byte, and the read cycle repeats.
If the address pointer needs to be set, the ADC121C021 needs to write to the device and set the address pointer before reading from the desired register. This type of read requires a start, the slave address, a write bit, the address pointer, a Repeated Start, the slave address, and a read bit (refer to Figure 12). Following this sequence, the ADC sends out the upper 8 -bits of the register. For a single byte read operation, the Master must send a NACK to the ADC and generate a Stop condition to end communication. For a 2-Byte write operation, the Master sends an ACK to the ADC. Then, the ADC sends out the lower 8 -bits of the ADC register. At this point, the master sends either an ACK to receive more data, or a NACK followed by a Stop or Repeated Start. If the master sends an ACK, the ADC sends another pair of data bytes, and the read cycle will repeat. The number of data words that can be read is unlimited.

### 1.7.3 High-Speed (Hs) Mode

For Hs-mode, the sequence of events to begin communication differs slightly from Standard-Fast mode. Figure 8 describes this in further detail. Initially, the bus begins running in Standard-Fast mode. The master generates a Start condition and sends the 8 -bit Hs master code (00001XXX) to the ADC121C021. Next, the ADC121C021 responds with a NACK. Once the SCL line has been pulled to a high level, the master switches to Hs-mode by increasing the bus speed and generating a Repeated Start condition (driving SDA low while SCL is pulled high). At this point, the master sends the slave address to the ADC121C021, and communication continues as shown above in the "Basic Operation" Diagram (see Figure 7).
When the master generates a Repeated Start condition while in Hs-mode, the bus stays in Hs-mode awaiting the slave address from the master. The bus continues to run in Hs-mode until a Stop condition is generated by the master. When the master generates a Stop condition on the bus, the bus must be started in Standard-Fast mode again before increasing the bus speed and switching to Hs-mode.


FIGURE 8. Beginning Hs-Mode Communication

### 1.7.4 ${ }^{2} \mathrm{C}$ Slave (Hardware) Address

The ADC has a seven-bit hardware address which is also referred to as a slave address. For the ADC121C027, the address is configured by the ADDR address selection input. ADDR can be grounded, left floating, or tied to $\mathrm{V}_{\mathrm{A}}$. If desired, ADDR can be set to $\mathrm{V}_{\mathrm{A}} / 2$ rather than left floating. The state of the ADDR input sets the hardware address that the ADC responds to on the ${ }^{12} \mathrm{C}$ bus (see Table 1). For the ADC121C021, the hardware address is not pin-configurable and is set to 1010100. The diagrams in Section 1.10 describe how the ${ }^{2} \mathrm{C}$ controller should address the ADC via the $I^{2} \mathrm{C}$ interface.

TABLE 1. Slave Addresses

| Slave Address[A6 - A0] | ADC121C027* | ADC121C021* |
| :---: | :---: | :---: |
|  | ADDR |  |
| 1010000 | Floating | ---------------- |
| 1010001 | GND | ------------ |
| 1010010 | $\mathrm{V}_{\mathrm{A}}$ | ---------------- |
| 1010100 | ---------------- | Single Address |
| 1010101 | ------------- | --------------- |
| 1010110 | ------------ | ---------------- |
| 1011000 | ---------------- | ---------------- |
| 1011001 | --------- | --------------- |
| 1011010 | ----------- | ---------------- |

* Pin-compatible alternatives to the ADC121C021 and the ADC121C027 are available with additional address options.


### 1.8 ALERT FUNCTION

The ALERT function is an "out-of-range" indicator. At the end of every conversion, the measured voltage is compared to the values in the $\mathrm{V}_{\text {HIGH }}$ and $\mathrm{V}_{\text {Low }}$ registers. If the measured voltage exceeds the value stored in $\mathrm{V}_{\text {HIGH }}$ or falls below the value stored in $\mathrm{V}_{\text {Low }}$, an alert condition occurs. The Alert condition is indicated in up to three places. First, the alert condition always causes either or both of the alert flags in the Alert Status register to go high. If the measured voltage exceeds the $\mathrm{V}_{\text {HIGH }}$ limit, the Over Range Alert Flag is set. If the measured voltage falls below the $\mathrm{V}_{\text {Low }}$ limit, the Under Range Alert Flag is set. Second, if the Alert Flag Enable bit is set in the Configuration register, the alert condition also sets the MSB of the Conversion Result register. Third, if the Alert Pin Enable bit is set in the Configuration register, the ALERT output becomes active (see Figure 9). The ALERT output can be configured as an active high or active low output via the Polarity bit in the Configuration register. If the Polarity bit is cleared, the ALERT output is configured as active low. If the Polarity bit is set, the ALERT output is configured as active high.
The Over Range Alert condition is cleared when one of the following two conditions is met:

1. The controller writes a one to the Over Range Alert Flag bit.
2. The measured voltage reduces below the programmed $\mathrm{V}_{\text {HIGH }}$ limit minus the programmed $\mathrm{V}_{\text {HYST }}$ value and the Alert Hold bit is cleared in the Configuration register. (see Figure 9). If the Alert Hold bit is set, the alert condition persists and only clears when a one is written to the Over Range Alert Flag bit.
The Under Range Alert condition is cleared when one of the following two conditions is met:
3. The controller writes a one to the Under Range Alert Flag bit.
4. The measured voltage increases above the programmed $\mathrm{V}_{\text {Low }}$ limit plus the programmed $\mathrm{V}_{\text {HYST }}$ value and the Alert Hold bit is cleared in the Configuration register. If the Alert Hold bit is set, the alert condition persists and only clears when a one is written to the Under Range Alert Flag bit.
If the alert condition has been cleared by writing a one to the alert flag while the measured voltage still violates the $\mathrm{V}_{\text {HIGH }}$ or $\mathrm{V}_{\text {Low }}$ limits, an alert condition will occur again after the completion of the next conversion (see Figure 10).
Alert conditions only occur if the input voltage exceeds the $\mathrm{V}_{\text {HIGH }}$ limit or falls below the $\mathrm{V}_{\text {Low }}$ limit at the sample-hold instant. The input voltage can exceed the $\mathrm{V}_{\text {HIGH }}$ limit or fall below the $\mathrm{V}_{\text {Low }}$ limit briefly between conversions without causing an alert condition.


FIGURE 9. Alert condition cleared when measured voltage crosses $\mathrm{V}_{\text {HIGH }}-\mathrm{V}_{\mathrm{HYST}}$


FIGURE 10. Alert condition cleared by writing a " 1 " to the Alert Flag.

### 1.9 AUTOMATIC CONVERSION MODE

The automatic conversion mode configures the ADC to continually perform conversions without receiving "read" instructions from the controller over the $1^{2} \mathrm{C}$ interface. The mode is activated by writing a non-zero value into the Cycle Time bits - $\mathrm{D}[7: 5]$ - of the configuration register (see section 1.6.4). Once the ADC121C021 enters this mode, the internal oscillator is always enabled. The ADC's control logic samples the input at the sample rate set by the cycle time bits. Although the conversion result is not transmitted by the 2-wire interface, it is stored in the conversion result register and updates the various status registers of the device.
In automatic conversion mode, the out-of-range alert function is active and updates after every conversion. The ADC can operate independently of the controller in automatic conversion mode. When the input signal goes "out-of-range", an alert signal is sent to the controller. The controller can then read the status registers and determine the source of the alert condition. Also, comparison and updating of the $\mathrm{V}_{\text {MIN }}$ and $\mathrm{V}_{\text {MAX }}$ registers occurs after every conversion in automatic conversion mode. The controller can ocassionally read the $\mathrm{V}_{\text {MIN }}$ and/or $\mathrm{V}_{\text {MAX }}$ registers to determine the sampled input extremes. These register values persist until the user resets the $V_{\text {MIN }}$ and $V_{\text {MAX }}$ registers. These two features are useful in system monitoring, peak detection, and sensing applications.

### 1.10 COMMUNICATING WITH THE ADC121C021

The ADC121C021's data registers are selected by the address pointer (see Section 1.6.1). To read/write a specific data register, the pointer must be set to that register's address. The pointer is always written at the beginning of a write operation. When the pointer needs to be updated for a read cycle, a write
operation must preceed the read operation to set the pointer address correctly. On the other hand, if the pointer is preset correctly, a read operation can occur without writing the address pointer register. The following timing diagrams describe the various read and write operations supported by the ADC.
1.10.1 Reading from a 2-Byte ADC Register


FIGURE 11. (a) Typical Read from a 2-Byte ADC Register with Preset Pointer


30020970
FIGURE 12. (b) Typical Pointer Set Followed by Immediate Read of a 2-Byte ADC Register

### 1.10.2 Reading from a 1-Byte ADC Register



FIGURE 13. (a) Typical Read from a 1-Byte ADC Register with Preset Pointer


FIGURE 14. (b) Typical Pointer Set Followed by Immediate Read of a 1-Byte ADC Register


FIGURE 15. (a) Typical Write to a 1-Byte ADC Register


FIGURE 16. (b) Typical Write to a 2-Byte ADC Register

### 1.11 QUIET INTERFACE MODE

To improve performance at High Speed, operate the ADC in Quiet Interface Mode. This mode provides improved INL and DNL performance in I2C Hs-Mode (3.4MHz). The Quiet Interface mode provides a maximum throughput rate of 162 ksps . Figure 17 describes how to read the conversion result register in this mode. Basically, the Master needs to release SCL for
at least $1 \mu$ s before the MSB of every upper data byte. The diagram assumes that the address pointer register is set to its default value.
Quiet Interface mode will only improve INL and DNL performance in Hs-Mode. Standard and Fast mode performance is unaffected by the Quiet Interface mode.


FIGURE 17. Reading in Quiet Interface Mode

### 2.0 Applications Information

### 2.1 TYPICAL APPLICATION CIRCUIT

A typical application circuit is shown in Figure 18. The analog supply is bypassed with a capacitor network located close to the ADC121C021. The ADC uses the analog supply $\left(\mathrm{V}_{\mathrm{A}}\right)$ as its reference voltage, so it is very important that $\mathrm{V}_{\mathrm{A}}$ be kept as clean as possible. Due to the low power requirements of the ADC121C021, it is possible to use a precision reference as a power supply. The pull-up resistors ( $\mathrm{R}_{\mathrm{p}}$ ) should be powered by the controller's supply. It is important that the pull-up resistors are pulled to the same voltage potential $\mathrm{V}_{\mathrm{A}}$ is set to. This will ensure that the logic levels of all devices on the bus are compatible. If the controller's supply is noisy, an appro-
priate bypass capacitor should be added between the controller's supply pin and the pull-up resistors. For Hs-mode applications, this bypass capacitance will improve the accuracy of the ADC.
The value of the pull-up resistors $\left(R_{p}\right)$ depends upon the characteristics of each particular ${ }^{2} \mathrm{C}$ bus. The $\mathrm{I}^{2} \mathrm{C}$ specification describes how to choose an appropriate value. As a general rule-of-thumb, we suggest using a $1 \mathrm{k} \Omega$ resistor for Hs -mode bus configurations and a $5 \mathrm{k} \Omega$ resistor for Standard or Fast Mode bus configurations. Depending upon the bus capacitance, these values may not be sufficient to meet the timing requirements of the $\mathrm{I}^{2} \mathrm{C}$ bus specification. Please see the ${ }^{2} \mathrm{C}$ specification for further information.


FIGURE 18. Typical Application Circuit

### 2.2 BUFFERED INPUT

A bufferred input application circuit is shown in Figure 19. The analog input is buffered by National's LMP7731. The non-inverting amplifier configuration provides a buffered gain stage for a single ended source. This application circuit is good for
single-ended sensor interface. The input must have a $D C$ bias level that keeps the ADC input signal from swinging below GND or above the supply ( +5 V in this case).
The LM4132, with its $0.05 \%$ accuracy over temperature, is an excelent choice as a reference source for the ADC121C021.


FIGURE 19. Buffered Input Circuit

## 2．3 INTELLIGENT BATTERY MONITOR

The ADC121C021 is easily used as an intelligent battery monitor．The simple circuit shown in Figure 20，uses the ADC121C021，the LP2980 fixed reference，and a resistor di－ vider to implement an intelligent battery monitor with a window supervisory feature．The window supervisory feature is im－ plemented by the＂out of range＂alert function．When the battery is recharging，the Over Range Alert will indicate that the charging cycle is complete（see Figure 21）．When the battery is nearing depletion，the Under Range Alert will indi－ cate that the battery is low（see Figure 22）．


30020977
FIGURE 20．Intelligent Battery Monitor Circuit


FIGURE 21．Recharge Cycle


FIGURE 22．Discharge Cycle
30020979
－思

In addition to the window supervisory feature，the ADC121C021 will allow the controller to read the battery volt－ age at any time during operation．Reading the conversion result via the $\mathrm{I}^{2} \mathrm{C}$ interface provides an accurate voltage read－ ing．
The accurate voltage reading and the alert feature will allow a controller to improve the efficiency of a battery－powered device．During the discharge cycle，the controller can switch to a low－battery mode，safely suspend operation，or report a precise battery level to the user．During the recharge cycle， the controller can implement an intelligent recharge cycle， decreasing the charge rate when the battery charge nears capacity．

## 2．3．1 Trickle Charge Controller

While a battery is discharging，the ADC121C021 can be used to control a trickle charge to keep the battery near full capacity （see Figure 23）．When the alert output is active，the battery will recharge．An intelligent recharge cycle will prevent over－ charging and damaging the battery．With a trickle charge，the battery powered device can be disconnected from the charger at any time with a full charge．


FIGURE 23．Trickle Charge

## 2．4 LAYOUT，GROUNDING，AND BYPASSING

For best accuracy and minimum noise，the printed circuit board containing the ADC121C021 should have separate analog and digital areas．The areas are defined by the loca－ tions of the analog and digital power planes．Both of these planes should be located on the same board layer．There should be a single ground plane．A single，solid ground plane is preferred if digital return current does not flow through the analog ground area．Frequently a single ground plane design will utilize a＂fencing＂technique to prevent the mixing of ana－ log and digital ground current．Separate ground planes should only be utilized when the fencing technique is inadequate． The separate ground planes must be connected in one place， preferably near the ADC121C021．Special care is required to guarantee that signals do not pass over power plane bound－ aries．They must always have a continuous return path below their traces．
The ADC121C021 power supply should be bypassed with a $4.7 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ capacitor as close as possible to the device with the $0.1 \mu \mathrm{~F}$ right at the device supply pin．The $4.7 \mu \mathrm{~F}$ ca－ pacitor should be a tantalum type and the $0.1 \mu \mathrm{~F}$ capacitor should be a low ESL type．The power supply for the AD－ C121C021 should only be used for analog circuits．
Avoid crossover of analog and digital signals and keep the clock and data lines on the component side of the board．The clock and data lines should have controlled impedances．

Physical Dimensions inches (millimeters) unless otherwise noted


## Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Products |  | Design Support |  |
| :--- | :--- | :--- | :--- |
| Amplifiers | www.national.com/amplifiers | WEBENCH | www.national.com/webench |
| Audio | www.national.com/audio | Analog University | www.national.com/AU |
| Clock Conditioners | www.national.com/timing | App Notes | www.national.com/appnotes |
| Data Converters | www.national.com/adc | Distributors | www.national.com/contacts |
| Displays | www.national.com/displays | Green Compliance | www.national.com/quality/green |
| Ethernet | www.national.com/ethernet | Packaging | www.national.com/packaging |
| Interface | www.national.com/interface | Quality and Reliability | www.national.com/quality |
| LVDS | www.national.com/lvds | Reference Designs | www.national.com/refdesigns |
| Power Management | www.national.com/power | Feedback | www.national.com/feedback |
| Switching Regulators | www.national.com/switchers |  |  |
| LDOs | www.national.com/Ido |  |  |
| LED Lighting | www.national.com/led |  |  |
| PowerWise | www.national.com/powerwise |  |  |
| Serial Digital Interface (SDI) | www.national.com/sdi |  |  |
| Temperature Sensors | www.national.com/tempsensors |  |  |
| Wireless (PLL/VCO) | www.national.com/wireless |  |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.
TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.
EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.
Copyright® 2008 National Semiconductor Corporation
For the most current product information visit us at www.national.com
National Semiconductor
Americas Technical
Support Center
Email:

| new.feedback@ nsc.com |
| :--- |
| Tel: $1-800-272-9959$ |

## National Semiconductor Europe Technical Support Center <br> Email: europe.support @ nsc.com <br> National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

German Tel: +49 (0) 1805010771 English Tel: +44 (0) 8708504288

Americas Technica
Support Center
new.feedback@nsc.com
Tel: 1-800-272-9959

National Semiconductor Japan
Technical Support Center
Email: jpn.feedback@nsc.com

